

# Using SignalTap II Embedded Logic Analyzers in SOPC Builder Systems

November 2007, ver. 1.1 Application Note 323

# Introduction

The SignalTap® II Embedded Logic Analyzer (ELA) is a system-level debugging tool that captures and displays real-time signals in a system-on-a-programmable-chip (SOPC) design. By using a SignalTap II ELA in systems generated by SOPC Builder, designers can observe the behavior of hardware (such as peripheral registers, memory buses, and other on-chip components) in response to software execution.

## **Objective**

This application note explains how to use a SignalTap II ELA to monitor signals located inside a system module generated by the SOPC Builder. The examples described in this document use the standard hardware and count binary software. A simplified version of a block diagram of the system is shown in Figure 1. This system contains a Nios® II processor, an on-chip memory, and an interface to external DDR SDRAM memory, among other things. The count binary program counts from 0 to 0×FF repeatedly. Output of the counting process is displayed on the LEDs, the seven segment display, and the LCD. Four push buttons are used to control output to these devices.

Figure 1. An Example SOPC Builder System



#### *Notes to Figure 1:*

- (1) This is the external memory interface.
- (2) These are the parallel I/O (PIO) internal registers.
- (3) This is the on-chip memory interface.

This application note explains how to connect the SignalTap II Embedded Logic Analyzer to three different types of signals (see Figure 1) that are useful to monitor:

- Signals connected to an external I/O interface, in this case an external SDRAM memory.
- Internal registers of a peripheral inside the system module, in this case the PIO.
- Avalon<sup>®</sup> interfaces between the System Interconnect Fabric logic and a peripheral inside the system module, in this case an on-chip memory.

This document does not discuss the contents of the standard design example, but you can explore the design in SOPC Builder and refer to the **readme.txt** in the design directory to gain a better understanding.

## System Requirements

To complete the steps in this document, you need the following:

- Quartus<sup>®</sup> II software, version 7.2 or higher
- Nios II Embedded Development Suite 7.2 or higher
- Nios II Development Kit, Cyclone® II, or Stratix® II Edition

# **Design Files**

The design files that accompany this application note are included in the **examples** directory installed with the Nios II Embedded Design Suite. The default location is:

<Altera tools install dir>\<version>\nios2eds\examples

# Designing with SignalTap II and SOPC Builder Systems

The following steps guide you through opening a Quartus II project that includes an SOPC Builder-generated system module, and creating a SignalTap II ELA to analyze signals in the system.

## Open and Generate the SOPC Builder System

- 1. Copy the entire folder for the Nios II standard example design for your particular board to a location where it can be edited. This folder is located in the following path:
  - If you are using Verilog as your primary HDL: <Altera tools install>/<version>/nios2eds/examples/verilog/<your-nios2board-type>/standard

- If you are using VHDL as your primary HDL: <Altera tools install dir>/<version>/nios2eds/examples/vhdl/<your-nios2-boardtype>/standard
- 2. Open the Quartus II software.
- 3. On the File menu, click **Open Project**.
- Browse to the location where you copied the standard example design. Select the NiosII\_<box>
  location name>\_standard.qpf
   file and click
   Open.
- 5. On the Assignments menu, click **Settings**.
- 6. In the Settings dialog box, under the Compilation Process Settings section, select Incremental Compilation. Set the Incremental Compilation option to Off as shown in Figure 2.
- By turning off the **Incremental Compilation** option, pre-synthesis signals can be added to the SignalTap II ELA in the later sections. Pre-synthesis signals exist after design elaboration, but before any synthesis optimizations are done. This set of signals should reflect your register transfer level (RTL) signals.

Figure 2. Compilation Process Settings



- 7. Click **OK**.
- 8. In the Quartus II software, open the Tools menu and select **SOPC Builder**. The SOPC Builder software opens as shown in Figure 3.



Figure 3. Example of SOPC Builder System Software

- Click on the System Generation tab inside the SOPC Builder and then click Generate, which is the button located at the bottom of the screen. (This may take a few minutes to complete.)
- 10. Return to the Quartus II software when the system generation is done.



Do not close the SOPC Builder.

11. Go to the Processing menu, point to **Start** and select **Start Analysis** & **Elaboration** to compile the design.



Before you can connect the ELA to signals in your design, you must first compile the design to build the node database. For this step, you do not need to fit the design completely. The **Start Analysis & Elaboration** command builds the node database, but stops before the fitting step.

12. Click **OK** when analysis and elaboration completes successfully.

## Create a New Project in Nios II IDE

- Go to the SOPC Builder and open the SOPC Builder System Generation tab. Click the Nios II IDE button to launch the Nios II IDE software.
- Open the File menu, point to New and click Project to create a new project.
- Expand the Altera Nios II Folder and select Nios II C/C++ Application, then click Next.
- 4. Select **Count Binary** from the **Select Project Template** list as shown in Figure 4.

Figure 4. Nios II IDE New Project Wizard



5. Click **Finish** to create the software application and system library.

## **Modify the System Library and Compile**

In this section, you change the location of the exception stack to on-chip memory so that it can be analyzed in the later sections. Placing the exception stack in a separate fast physical memory improves the performance of exception handling. In this tutorial, you put the system exception stack into the on-chip RAM by performing the following steps:

- Right-click on your system library, count\_binary\_0 located in the Nios II C/C++ Projects panel of the Nios II IDE and select System Library Properties.
- 2. In the newly opened dialog box, turn on the **Use a separate** exception stack option.
- 3. Scroll to **onchip\_ram** for exception stack memory.
- 4. The maximum exception stack size should default to **0x400**. Your settings should resemble those presented in Figure 5.

Figure 5. System Library Properties Dialog Box



- 5. Click OK.
- Right click on count\_binary\_0 project and select Build Project. This
  creates the necessary executable and linked format (.elf) file. (This
  may take a few minutes to complete.)

## Create a New SignalTap II File and Add Signals to Monitor

In this section, you create a new SignalTap II file, then add signals to it that you want to monitor.

- Return to the Quartus II software. On the Tools menu, click SignalTap II Logic Analyzer to bring up the SignalTap II File window.
- Set the synchronization clock for the ELA in the Signal Configuration area.
  - Click the Browse button next to Clock to bring up the Node Finder.
  - b. Inside Node Finder, click on the Browse button that is next to the Look in field to bring up the Select Hierarchy Level dialog box.
  - c. Expand the hierarchy list under NiosII\_<br/>board name>\_standard \_sopc:NiosII\_<br/>board name>\_standard\_sopc\_instance by clicking on the "+" icon.
  - d. In the expanded hierarchy list, click on the entity pll:the\_pll.
  - e. Click **OK** to close the list.
  - f. In the **Node Finder**, click on **List** to list all of the nodes.
  - g. Double-click on the node c0 to add it to the Selected Nodes field.
  - h. Click OK.
- 3. Specify **256** for the **Data Sample** depth as shown in Figure 6. Leave the other settings at their default values.

Figure 6. SignalTap II Signal Configuration Settings



In steps 4-11, you specify the signals you wish to monitor by searching in the **Node Finder** and adding signals to the **Selected Nodes** list. The signals to be monitored in this tutorial are selected from three major entities within the system: the interfacing signals for DDR SDRAM, signals within internal registers of PIO, and the signals for on-chip RAM.

Steps 4 - 8 describe how to add DDR SDRAM interfacing signals to your SignalTap II file by searching through the **Node Finder** and adding the appropriate signals to the **Selected Nodes** list.

- 4. In the **SignalTap II** window, double-click in the **Setup** area to open the **Node Finder**. The **Node Finder** window appears with **Filter** set to **SignalTap II**: **pre-synthesis**.
- 5. Bring up the **Select Hierarchy Level** dialog box and search for the entity named **ddr\_sdram\_0:the\_ddr\_sdram 0.**
- 6. Click **OK** to close the list.
- 7. List all the nodes by clicking **List** in the **Node Finder**.
- 8. Add the following nodes to the **Selected Nodes** list, as shown in Figure 7. Click **OK** and you return to the **SignalTap II** window with all the selected signals listed in the **Setup** area.
  - a. ddr\_a (bus node only)
  - b. ddr ba (bus node only)
  - c. ddr cas n

- d. ddr cke
- e. ddr cs n
- f. ddr\_ras\_n
- g. ddr we n
- h. local rdata (bus node only)
- i. local rdata valid
- j. local read req
- k. local\_wdata (bus node only)
- 1. local write req

Figure 7. DDR SDRAM I/O Pins Selected in the Node Finder

# Selected Nodes: d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_a d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_cas\_n d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_cas\_n d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_cke d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_cs\_n d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_we\_n d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_we\_n d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_rdata\_valid\_d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_read\_req\_d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_wdata\_d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_wdata\_d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_wdata\_d\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_write\_req\_

Step 9 explains how to add PIO internal register signals to your SignalTap II file by searching in the **Node Finder** for appropriate signals, then adding them to the **Selected Nodes** list.

- 9. Repeat steps 4-8, this time searching for the **button\_pio:the\_button\_pio** entity, and adding the PIO nodes below as shown in Figure 8.
  - a. address (bus node only)
  - b. chipselect
  - c. edge capture (bus node only)

- d. in port (bus node only)
- e. irq
- f. readdata (bus node only)

#### Figure 8. Button PIO Peripheral Registers Selected in the Node Finder

#### Selected Nodes:

andard\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instancelbutton\_pio:the\_button\_pioladdress
andard\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instancelbutton\_pio:the\_button\_piolchipselect
andard\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instancelbutton\_pio:the\_button\_pioledge\_capture
andard\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instancelbutton\_pio:the\_button\_piolitport
andard\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instancelbutton\_pio:the\_button\_piolirq
landard\_sopc:Niosll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instancelbutton\_pio:the\_button\_piolireaddata

Steps 10-11 describe how to add on-chip RAM signals to your SignalTap II file by searching in the **Node Finder** for appropriate signals, then adding them to the **Selected Nodes** list.

- 10. Repeat steps 4-8, this time searching for the **onchip\_ram:the\_onchip\_ram** entity and selecting the following nodes as shown in Figure 9.
  - a. address (bus node only)
  - b. write
  - c. writedata (bus node only)

#### Figure 9. On-Chip Memory Signals Selected in the Node Finder

#### Selected Nodes:

\_standard\_sope:NiosII\_stratixII\_2s60\_RoHS\_standard\_sope\_instance|onchip\_ramthe\_onchip\_ramladdress \_standard\_sope:NiosII\_stratixII\_2s60\_RoHS\_standard\_sope\_instance|onchip\_ramthe\_onchip\_ram|write \_standard\_sope:NiosII\_stratixII\_2s60\_RoHS\_standard\_sope\_instance|onchip\_ramthe\_onchip\_ram|writedata

11. Next, set the ELA trigger condition. Right-click on the row NiosII\_<br/>
NiosII\_<br/>
standard\_sopc:NiosII\_<br/>
board name>\_standard\_sopc\_instance | ddr\_sdram\_0:the\_ddr\_sdram\_0 | local\_read\_req in the Trigger Conditions column. Select Rising Edge as shown in Figure 10.

Node Data Enable Trigger Enable Trigger Conditio... Type Alias 1**√** Basic 150 150 Name ..he\_ddr\_sdram\_0|ddr\_cas\_n 8 **(**) 哮 0 ...0:the\_ddr\_sdram\_0|ddr\_cke 굣 굣 88 ..:the\_ddr\_sdram\_0|ddr\_cs\_n 哮 哮 **....** 0 .the\_ddr\_sdram\_0|ddr\_ras\_n 哮 哮 88 **(3)** .the\_ddr\_sdram\_0|ddr\_we\_n ⊽ ⊽ 8 **(3)** XXXXXXXXXXXXXXXX ᢒ ⊞⊸ ...ddr\_sdram\_0|local\_rdata ...r\_sdram\_0|local\_rdata\_valid 굣 굣 **(3)** 33 **()** ..ddr\_sdram\_0|local\_read\_req 💹 Don't Care ✐ ....dr\_sdram\_0|local\_wdata 哮 굣 XXXXXXXXXX 굣 哮 🕛 Low ...dr\_sdram\_0|local\_write\_req 88 **(**) 🔪 Falling Edge ᢒ ...:the\_button\_pio|address ⊽ ⊽ XXb ✓ Rising Edge 88 ...io:the\_button\_pio|chipselect 哮 哮 0 1 High ⊽ 哮 ☜ ....button\_pio|edge\_capture XXXXb X Either Edge ⊽ ⊽ XXXXb 0 ....button\_piolin\_port[0] 哮 哮 8 Insert Value... ⊽ 哮 ...button\_piolin\_port[1] 88 ...button\_piolin\_port[2] ⊽ 哮 38 0 0 ....button\_piolin\_port[3] 哮 哮 8 ...button\_pio:the\_button\_pio|irq 굣 哮 8 0 ✐ ...:the\_button\_pio|readdata ⊽ ⊽ XXXXb ⊕ ...the\_onchip\_ram|address 哮 굣 XXXXXXXXXXXXXXX Ѿ ...p\_ram:the\_onchip\_ram|write 굣 ⊽ 0 8 ...e\_onchip\_ram|writedata ⊽ 哮 XXXXXXXXXXXXXX..

Figure 10. Selecting the Trigger Condition



For more information about using SignalTap II, see the *Design Debugging Using the SignalTap II Embedded Logic Analyzer* chapter in volume 3 of the *Quartus II Handbook*.

# Recompile the Design in the Quartus II Software

Now that you have defined the properties of the ELA, you must recompile and fit the design to include the ELA logic.

- 1. On the File menu, click **Save** in order to save your SignalTap II file.
- Click Yes when a dialog box asks you if you want to enable the SignalTap II ELA for the current project.
- On the Processing menu, click Start Compilation to start compilation and fit the design. Return to the SignalTap II file after compilation completes.
- 4. Set up your Nios II Development board:

- Connect the power supply to the board.
- Connect the board and PC via the USB-Blaster TM JTAG download cable.
- Set up the Quartus II software to use the USB-Blaster download cable, if necessary.
  - Click Setup... in the JTAG Chain Configuration area of your SignalTap II file.
  - When the Hardware Setup window appears, choose the option for USB-Blaster.
  - c. Click Close.

After the programming hardware is selected, the Quartus II software automatically scans the JTAG chain and updates the **Device** field in the **SignalTap II** window.

 Click the ... button next to the SOF Manager field in the JTAG Chain Configuration area, select the file Nios II\_<br/>board
 name>\_standard.sof as shown in Figure 11.

Figure 11. SignalTap II JTAG Chain Configuration Settings



# Arm the ELA, Acquire Data, and Analyze Waveforms

At this point, the hardware design has been recompiled to include the SignalTap II ELA, and the **SignalTap II** window is connected to the target board via the USB-Blaster download cable. Perform the following steps to download an **.sof** image to the FPGA, arm the ELA, and acquire real-time signal data:

 Click the Program Device button next to the SOF Manager field to download the .sof configuration file.

When the .sof finishes downloading, the Instance Manager field displays Ready to acquire as shown in Figure 12.

Figure 12. SignalTap II Instance Manager: Ready to Acquire



Click the Run Analysis button to arm the ELA. The Instance
 Manager field should change to Acquisition in progress as shown
 in Figure 13.

Figure 13. SignalTap II Instance Manager: Acquisition in Progress



At this point, the ELA is armed and waiting for the trigger condition to occur.

3. In the Nios II IDE, right click on the **count\_binary\_0** project. Point to **Run As** and click **Nios II Hardware** as shown in Figure 14.



Figure 14. Running the Project in Nios II IDE

4. After the program starts running, it triggers the ELA to capture data when there is read operation from the DDR SDRAM memory. In our example, the read operation is performed when the Nios II processor begins executing from DDR SDRAM. The **Data** tab in the **SignalTap II** window displays the captured waveforms as shown in Figure 15.



Figure 15. Successful Waveform Acquired in SignalTap II Data Tab

- 5. Take some time to view the signals. You can left-click the waveforms to zoom in or right-click to zoom out. Figure 16 shows the zoomed in version of the waveform shown in Figure 15. For Figure 16, the read operation can be summarized as follows:
  - The read operation is started by asserting the local\_read\_req signal.
  - b. The DDR SDRAM controller issues an active (ACT) command to the SDRAM device to open the SDRAM banks before reading the data from it. This is done by asserting the ddr\_ras\_n and ddr cs n signal.
  - c. The read (RD) command is issued after that by asserting the ddr\_cas\_n and ddr\_cs\_n signal.
  - d. The controller returns the data requested by asserting the local\_rdata\_valid signal with the data on the local\_rdata bus.
- Note that the values for some of the address and data buses that you get might vary from what they may look like in Figure 16.

For more information about the operation of this controller, refer to the *DDR and DDR2 SDRAM Controller Compiler User Guide*.



Figure 16. Read Operation of DDR SDRAM

To look at the interrupt operation, select the **Setup** tab and change the previous trigger condition to **Don't Care**. Next, set the **Trigger Conditions** to be **Falling Edge** of **NiosII**\_<*board name*>\_standard\_sopc:NiosII\_<*board name*>\_standard\_sopc\_instance | button\_pio:the\_button\_pio | in\_port[0] as shown in Figure 17.

Allow all changes • auto\_signaltap\_0 Node Data Enable Trigger Enable Trigger Conditio... 1 ▼ Basic Type Alias Hame 150 굣 38 **()** ..0 RoHS standard sope instance|ddr sdram 0:the ddr sdram 0|ddr cas r **(**) ...s60 RoHS standard sope instance|ddr sdram 0:the ddr sdram 0|ddr cke 굣 굣 38 ..60\_RoHS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|ddr\_cs\_n 굣 38 **()** 38 **(**) ...O RoHS standard sopc instance|ddr sdram 0:the ddr sdram 0|ddr ras n ⊽ ⊽ ...O RoHS standard sope instance|ddr sdram 0:the ddr sdram 0|ddr we n 哮 38 **()** 哮 ✐ ....oHS standard sopp instance|ddr sdram 0:the ddr sdram 0|local rdata XXXXXXXXXXXXXXX ...S\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_rdata\_valid 哮 굣 38 **() (**) ...oHS standard sopp instance|ddr sdram 0:the ddr sdram 0|local read reg 哮 굣 38 ✐ ...HS\_standard\_sopc\_instance|ddr\_sdram\_0:the\_ddr\_sdram\_0|local\_wdata 哮 굣 XXXXXXXXXXXXX **(3)** ...HS standard sopp instance|ddr sdram 0;the ddr sdram 0|local write req 哮 ⊽ 88 ...\_2s60\_RoHS\_standard\_sopc\_instance|button\_pio:the\_button\_pio|address ⊽ € XXh 哮 굣 ...xll 2s60 RoHS standard sope instance|button pio:the button pio|chipselect 88 ऺ ⊞- ...\_RoHS\_standard\_sopc\_instance|button\_pio:the\_button\_pio|edge\_capture ⊽ 굣 XXXXb 0 ⊽ 굣 ...0\_RoHS\_standard\_sopc\_instance|button\_pio:the\_button\_pio|in\_port(0) **(**) ⊽ Don't Care **(**) ...0 RoHS standard sopp instance/button pio:the button piolin port[1] 88 0 Low ...0 RoHS standard sopc instance|button pio:the button piolin port[2] ⊽ ⊽ 33 **(**)  $\sqrt{}$  Falling Edge ⊽ ⊽ **()** 88 ✓ Risina Edae **()** ...ll\_stratixll\_2s60\_RoHS\_standard\_sopc\_instance|button\_pio:the\_button\_pio|irq ⊽ 8 T High 0 Ⅲ ...2s60 RoHS standard sopp instance|button pio:the button pio|readdata ⊽ ⊽ XXXXXb X Either Edge **3** ...s60\_RoHS\_standard\_sopc\_instance|onchip\_ram:the\_onchip\_ram|address ⊽ ⊽ XXXXXXXXXX Insert Value... ...atixll 2s60 RoHS standard sopp instancelonchip ram;the onchip ram[write ⊽ ⊽ 88 0 哮 XXXXXXXXXXXXXXXX 0 ⊞ ....60 RoHS standard sope instance|onchip ram;the onchip ram|writedata

Figure 17. Changing the Trigger Condition for Monitoring Interrupt Operation

While the program is running, press button **SW0** on the development board. This triggers the ELA to acquire data where exceptions occurred in the system. This action makes only the LED display the counting result instead of all devices (seven segments display, LCD, and Nios II Console).

Figure 18 shows the operation when interrupt occurred. Notice that the PIO button IRQ register goes high after two clock cycles from the point where the <code>in\_port[0]</code> goes low (corresponds to pressing <code>SW0</code> on the board). The <code>edge\_capture</code> register has value of 1h when this interrupt occurs. The <code>readdata</code> register will read the value of the <code>edge\_capture</code> register when the <code>chipselect</code> signal is high (not shown because the event occurs after all the trace data has been captured). When the interrupt occurred, the values of some internal registers of the Nios II processor were saved into the exception stack, which in this case is the <code>onchip\_ram</code>. On the trace, these write events correspond to the <code>write</code> signal of <code>onchip\_ram</code> being asserted. Not much changes on the DDR SDRAM signals during this interrupt operation.

Also, because the push button interrupt event is asynchronous to the state of other peripherals in the system, the values on some of the address and data buses might vary from what they look like in Figure 18.



For more information about the internal registers of a PIO core, see the *PIO Core* chapter in volume 5 of the *Quartus II 7.2 Handbook*.

Type Alias ...:the\_ddr\_sdram\_0|ddr\_s ....he ddr sdram Olddr ba  $\bigcirc$ **(3)** ...ddr\_sdram\_0|local\_read\_req ...the\_ddr\_sdram\_0|ddr\_ras\_n 0 **(3)** ...he ddr sdram Olddr cas n ..the\_ddr\_sdram\_0|ddr\_we\_n **(3)** ...the\_ddr\_sdram\_0|ddr\_cs\_n 0 ...r sdram Ollocal rdata valid **(3)** ...0:the\_ddr\_sdram\_0|ddr\_cke ...dr\_sdram\_0|local\_wdata ...dr sdram Ollocal write req **(3)** ...:the\_button\_pio|address 0 ...io:the\_button\_pio|chipselect □ ...io:the button piolin port F 0 ...button\_piolin\_port[0] (3) ...button\_piolin\_port[1] **()** ...button\_piolin\_port[2] **()** ...button\_pio|in\_port[3] 40 0 ..button\_pio:the\_button\_piolirq Oh (Fh (Eh (Oh) (1h)(0h)(Eh)(Fh)(1h)(Eh)(1h) ....the onchip ramladdress ...p\_ram:the\_onchip\_ram|write 4-0 ...e\_onchip\_ram|writedata  $\bigcirc$ < > 🔊 Data 💹 Setup

Figure 18. Waveforms Captured When Interrupt Occurred

# Helpful Hints for Using SignalTap II Effectively

The following helpful tips will improve your efficiency when you use the SignalTap II Embedded Logic Analyzer in SOPC Builder systems.

# Searching for Nodes with Wildcards

When searching for specific signals inside an SOPC Builder system module, it is easy to open the Verilog or VHDL source code created by the SOPC Builder to find signal names that you want to analyze. However, the full node name will be much longer in the Quartus II database. To make the search easier using the **Node Finder**, use a wildcard ("\*") at the beginning of the search. For example: \*component name> | <signal name>.

# **Preserving Nodes in the System**

In the logic synthesis stage, the Quartus II software may optimize away signals that you are trying to analyze with the SignalTap II Embedded Logic Analyzer. If this occurs, you will see a compilation error. You can

force the Quartus II software to preserve these signals by adding the keep or preserve attribute in the source HDL to the signals you want to monitor.

The keep attribute is used for a wire or net node. For example:

#### In Verilog:

```
wire my wire /* synthesis keep = 1 */:
```

#### In VHDL:

```
signal my_signal: bit;
attribute syn_keep : boolean;
attribute syn keep of my signal: signal is true;
```

The preserve attribute is used for a register. For example:

#### In Verilog:

```
reg my_reg /* synthesis preserve = 1 */:
```

#### In VHDL:

```
signal my_reg: stdlogic;
attribute preserve : boolean;
attribute preserve of my_signal: signal is true;
```

# Documents Referenced

This document references the following documents:

- AN 446: Debugging Nios II Systems with the SignalTap II Logic Analyzer
- DDR and DDR2 SDRAM Controller Compiler User Guide
- Design Debugging Using the SignalTap II Embedded Logic Analyzer chapter, volume 3 of the Quartus II 7.2 Handbook
- PIO Core chapter, volume 5 of the Quartus II 7.2 Handbook

I.S. EN ISO 9001

# **Revision History**

| Table 1. Document Revision History |                                                                                                                                                                                                               |                                                                                   |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Date and Document<br>Version       | Changes Made                                                                                                                                                                                                  | Summary of Changes                                                                |
| November 2007 v1.1                 | <ul> <li>Updated the sections "Objective", "System Requirements", "Design Files", "Designing with SignalTap II and SOPC Builder Systems"- "Revision History".</li> <li>Updated Figure 1-Figure 18.</li> </ul> | Major content<br>additions and updates<br>throughout the bulk of<br>the document. |
| September 2003 v1.0                | Initial Release                                                                                                                                                                                               | _                                                                                 |



101 Innovation Drive San Jose, CA 95134 www.altera.com Technical Support: www.altera.com/support/ Literature Services: literature@altera.com Copyright © 2007 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.